### Very Low Power 6-Output PCle Clock Buffer With On-chip Termination #### **Features** - → 1.8V supply voltage - → HCSL input: 100MHz, also suppport 50MHz or 125MHz via SMBus - → 6 differential low power HCSL outputs with on-chip termination - → Individual output enable - → Programmable Slew rate and output amplitute for each output - → Differential outputs blocked until PLL is locked - → Strapping pins or SMBus for configuration; - → 3.3V tolerant SMBus interface support - → Very low jitter outputs - → Differential cycle-to-cycle jitter <50ps - → Differential output-to-output skew <50ps - → PCIe Gen1/Gen2/Gen3/Gen4 compliant - → Packaging (Pb-free & Green): 40-lead 5×5mm TQFN ## **Description** The PI6CB18601 is an 6-output very low power PCIe Gen1/Gen2/Gen3/Gen4 clock buffer. It takes an reference input to fanout eight 100MHz low power differential HCSL outputs with on-chip terminations. The on-chip termination can save 24 external resistors and make layout easier. Individual OE pin for each output provides easier power management. It uses Pericom proprietary PLL design to achieve very low jitter that meets PCIe Gen1/Gen2/Gen3/Gen4 requirements. Other than PCIe 100MHz support, this device also support Ethernet application with 50MHz or 125MHz via SMBus. It provides various options such as different slew rate and amplitude through strapping pins or SMBUS so that users can configure the device easily to get the optimized performance for their individual boards. # **Pin Configuration** ## **Block Diagram** 1 # **Pin Description** | Pin Number | Pin Name | Ту | pe | Description | |-----------------------|----------------------|------------------|-----------|---------------------------------------------------------------------------------------------------------------------------| | 1 | SADR_TRI | Input | Tri-level | Latch to select SMBus Address. This pin has an internal pull-down | | 2 | BW_SEL_TRI | Input | Tri-level | Latch to select low loop bandwidth, bypass PLL, and high loop bandwidth. This pin has both internal pull-up and pull-down | | 3 | NC | | | Internal connected for feedback loop. Do not connect this pin | | 4 | NC | | | Internal connected for feedback loop. Do not connect this pin | | 5 | V <sub>DD</sub> _R | Power | | Power supply for input differential buffers | | 6 | IN+ | Input | | Differential true clock input | | 7 | IN- | Input | | Differential complementary clock input | | 8 | GND_DIG | Power | | Ground for digital circuitry | | 9 | SCLK | Input | CMOS | SMBUS clock input, 3.3V tolerant | | 10 | SDATA | Input/<br>Output | CMOS | SMBUS Data line, 3.3V tolerant | | 11 | V <sub>DD</sub> _DIG | Power | | Power supply for digital circuitry, nominal 1.8V | | 12, 17, 26,<br>32, 39 | $V_{\mathrm{DDO}}$ | Power | | Power supply for differential outputs | | 12 | OE0# | T 4 | CMOS | Active low input for enabling Q0 pair. This pin has an internal pull-down. | | 13 | OE0# | Input | CMOS | 1 =disable outputs, 0 = enable outputs | | 14 | Q0+ | Output | HCSL | Differential true clock output | | 15 | Q0- | Output | HCSL | Differential complementary clock output | | 16, 31 | $V_{DD}$ | Power | | Power supply, nominal 1.8V | | 18 | Q1+ | Output | HCSL | Differential true clock output | | 19 | Q1- | Output | HCSL | Differential complementary clock output | | 20, 30 | NC | Output | HCSL | Do not connect this pin | | 21 | OE1# | Input | CMOS | Active low input for enabling Q1 pair. This pin has an internal pull-down. 1 =disable outputs, 0 = enable outputs | | 22 | Q2+ | Output | HCSL | Differential true clock output | | 23 | Q2- | Output | HCSL | Differential complementary clock output | | 24 | OE2# | Input | CMOS | Active low input for enabling Q2 pair. This pin has an internal pull-down. $1 = $ disable outputs, $0 = $ enable outputs | | 25 | $V_{\mathrm{DDA}}$ | Power | | Power supply for analog circuitry | | 27 | Q3+ | Output | HCSL | Differential true clock output | | 28 | Q3- | Output | HCSL | Differential complementary clock output | | 29 | OE3# | Input | CMOS | Active low input for enabling Q3 pair. This pin has an internal pull-down. 1 =disable outputs, 0 = enable outputs | | 33 | Q4+ | Output | HCSL | Differential true clock output | | 34 | Q4- | Output | HCSL | Differential complementary clock output | | 35 | OE4# | Input | CMOS | Active low input for enabling Q4 pair. This pin has an internal pull-down. $1 = disable$ outputs, $0 = enable$ outputs | ## **Pin Description Cont.** | Pin Number | Pin Name | Ту | Type Description | | | | |------------|----------|--------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 36 | Q5+ | Output | HCSL | Differential true clock output | | | | 37 | Q5- | Output | HCSL | Differential complementary clock output | | | | 38 | OE5# | Input | CMOS | Active low input for enabling Q5 pair. This pin has an internal pulldown. 1 = disable outputs, 0 = enable outputs | | | | 40 | PD# | Input | CMOS | Input notifies device to sample latched inputs and start up on first high assertion. Low enters Power Down Mode, subsequent high assertions exit Power Down Mode. This pin has internal pull-up resistor. | | | | 41 | EPAD | Power | | Connect to Ground | | | ## **SMBus Address Selection Table** | | SADR | Address | +Read/Write Bit | |-------------------------------------------|------|---------|-----------------| | | 0 | 1101011 | X | | State of SADR on first application of PD# | M | 1101100 | X | | | 1 | 1101101 | X | ## **Power Management Table** | PD# | IN | SMBus OE bit | OEn# | Qn+ | Qn- | PLL Status | |-----|---------|--------------|------|---------|---------|-----------------| | 0 | X | X | X | Low | Low | Off | | 1 | Running | 0 | X | Low | Low | On <sup>1</sup> | | 1 | Running | 1 | 0 | Running | Running | On <sup>1</sup> | | 1 | Running | 1 | 1 | Low | Low | On <sup>1</sup> | Note: # **PLL Operating Mode Select Table** | BW_SEL_TRI | Operating Mode | Byte1 [7:6] Readback | Byte1 [4:3] Readback | |------------|-------------------------|----------------------|----------------------| | 0 | PLL with low Bandwidth | 00 | 00 | | M | PLL Bypass | 01 | 01 | | 1 | PLL with high Bandwidth | 11 | 11 | ## **Frequency Select table** | Freq. Select Byte 3 [4:3] | IN (MHz) | Qn (MHz) | |---------------------------|----------|----------| | 00 (default) | 100 | 100 | | 01 | 50 | 50 | | 10 | 125 | 125 | | 11 | Reserved | Reserved | 4 <sup>1.</sup> If PLL Bypass mode is selected, the PLL will be off and outputs will be running. ## **Maximum Ratings** (Above which useful life may be impaired. For user guidelines, not tested.) | Storage Temperature | 65°C to +150°C | |-------------------------------------------|-------------------------| | Junction Temperature | up to +150°C | | Supply Voltage to Ground Potential, VDDxx | | | Input Voltage0.5V to VDD | 0+0.5V, not exceed 2.5V | | SMBus, Input High Voltage | 3.6V | | ESD Protection (HBM) | 2000 V | | | | #### Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ## **Operating Conditions** Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions | Symbol | Parameters | Conditions | Min | Тур. | Max. | Units | |-----------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------------|--------|----------|------|-------| | V <sub>DD</sub> , V <sub>DDA</sub> ,<br>V <sub>DD</sub> R,<br>V <sub>DD</sub> DIG | Power Supply Voltage | | 1.7 | 1.8 | 1.9 | V | | $V_{\mathrm{DDO}}$ | Output Power Supply Voltage | | 0.9975 | 1.05-1.8 | 1.9 | V | | $I_{DDA}$ | Analog Power Supply Current | $V_{DDA} + V_{DD}$ R, PLL mode, All outputs active @100MHz | | 11 | 15 | mA | | $I_{DD}$ | Power Supply Current | $V_{DD}$ + $V_{DD\_DIG}$ , All outputs active @100MHz | | 6 | 10 | mA | | $I_{\mathrm{DDO}}$ | Power Supply Current for Outputs | All outputs active @100MHz | | 24 | 30 | mA | | I <sub>DDA_PD</sub> | Analog Power Supply Power<br>Down <sup>1</sup> Current | $V_{DDA}$ + $V_{DD}$ _R, PLL mode, All outputs active @100MHz | | 0.4 | 0.6 | mA | | I <sub>DD_PD</sub> | Power Supply Power Down 1 Current | $V_{DD} + V_{DD\_DIG}$ , All outputs LOW/LOW | | 0.5 | 0.8 | mA | | I <sub>DDO_PD</sub> | Power Supply Current Power Down <sup>1</sup> for Outputs | V <sub>DDO</sub> , All outputs<br>LOW/LOW | | | 0.1 | mA | | т | Ambient Tommentum | Commercial grade | 0 | | 70 | °C | | $T_{A}$ | Ambient Temperature | Industrial grade | -40 | | 85 | °C | #### Note: # **Input Electrical Characteristics** | Symbol | Parameters | Conditions | Min. | Тур. | Max. | Units | |------------------|-------------------------------|------------|------|------|------|-------| | R <sub>pu</sub> | Internal pull up resistance | | | 120 | | ΚΩ | | R <sub>dn</sub> | Internal pull down resistance | | | 120 | | ΚΩ | | L <sub>PIN</sub> | Pin inductance | | | | 7 | nН | <sup>1.</sup> Input clock is not running. ### **SMBus Electrical Characteristics** Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions | Symbol | Parameters | Conditions | Min. | Тур. | Max. | Units | | |----------------------|---------------------------|--------------------------------------------------------------|----------------------------|------|------|-------|--| | V <sub>DDSMB</sub> | Nominal bus voltage | | 1.7 | | 3.6 | V | | | | | SMBus, $V_{DDSMB} = 3.3V$ | 2.1 | | 3.6 | | | | V <sub>IHSMB</sub> | SMBus Input High Voltage | SMBus, $V_{\rm DDSMB}$ < 3.3V | 0.65<br>V <sub>DDSMB</sub> | | | V | | | 17 | SMBus Input Low Voltage | SMBus, $V_{DDSMB} = 3.3V$ | | | 0.6 | V | | | V <sub>ILSMB</sub> | | SMBus, V <sub>DDSMB</sub> < 3.3V | | | 0.6 | V | | | I <sub>SMBSINK</sub> | SMBus sink current | SMBus, at V <sub>OLSMB</sub> | 4 | | | mA | | | V <sub>OLSMB</sub> | SMBus Output Low Voltage | SMBus, at I <sub>SMBSINK</sub> | | | 0.4 | V | | | f <sub>MAXSMB</sub> | SMBus operating frequency | Maximum frequency | | | 400 | kHz | | | t <sub>RMSB</sub> | SMBus rise time | (Max V <sub>IL</sub> - 0.15) to (Min V <sub>IH</sub> + 0.15) | | | 1000 | ns | | | t <sub>FMSB</sub> | SMBus fall time | (Min $V_{IH}$ + 0.15) to (Max $V_{IL}$ - 0.15) | | | 300 | ns | | ## **Spread Spectrum Characteristic** Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions | Symbol | Parameters | Conditions | Min. | Тур. | Max. | Units | |-----------|-------------------------|-----------------------|------|------|------|-------| | $f_{MOD}$ | SS Modulation Frequency | Triangular modulation | 30 | 31.6 | 33 | kHz | ## **LVCMOS DC Electrical Characteristics** Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions | Symbol | Parameters | Conditions | Min. | Тур. | Max. | Units | |-------------------|--------------------|--------------------------------------------------------------------------|-------------------------|--------------------|-------------------------|-------| | V <sub>IH</sub> | Input High Voltage | Single-ended inputs, except SMBus | 0.75<br>V <sub>DD</sub> | | V <sub>DD</sub><br>+0.3 | V | | V <sub>IM</sub> | Input Mid Voltage | SADR_TRI, BW_SEL_TRI | $0.4V_{ m DD}$ | 0.5V <sub>DD</sub> | 0.6V <sub>DD</sub> | V | | V <sub>IL</sub> | Input Low Voltage | Single-ended inputs, except SMBus | -0.3 | | 0.25<br>V <sub>DD</sub> | V | | I <sub>IH</sub> | Input High Current | Single-ended inputs, $V_{IN} = V_{DD}$ | | | 5 | μΑ | | $I_{\mathrm{IL}}$ | Input Low Current | Single-ended inputs, $V_{IN} = 0V$ | -5 | | | μΑ | | $I_{IH}$ | Input High Current | Single-ended inputs with pull up / pull down resistor, $V_{IN} = V_{DD}$ | | | 200 | μА | | I <sub>IL</sub> | Input Low Current | Single-ended inputs with pull up / pull down resistor, $V_{IN} = 0V$ | -200 | | | μА | | C <sub>IN</sub> | Input Capacitance | | 1.5 | | 5 | pF | ### **LVCMOS AC Electrical Characteristics** Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions | Symbol | Parameters | Conditions | Min. | Тур. | Max. | Units | |--------------------|------------------------|---------------------------------------------------|------|------|------|--------| | tony | Output enable latency | Q start after OE# assertion | 1 | | 2 | clocks | | t <sub>OELAT</sub> | Output enable fatericy | Q stop after OE# deassertion | 1 | | 3 | CIOCKS | | t <sub>PDLAT</sub> | PD# de-assertion | Differential outputs enable after PD# deassertion | | 20 | 300 | us | # **HCSL** Input Characteristics<sup>1</sup> Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions | Symbol | Parameters | Conditions | Min. | Typ. | Max. | Units | |--------------------|---------------------------------------|----------------------------------------------------------------------------------------------------|------|------|-------|-------| | V <sub>IHDIF</sub> | Diff. Input High Voltage <sup>3</sup> | IN+, IN-, single-end measurement | 600 | 800 | 1150 | mV | | V <sub>ILDIF</sub> | Diff. Input Low Voltage <sup>3</sup> | IN+, IN-, single-end measurement | -300 | 0 | 300 | mV | | V <sub>COM</sub> | Diff. Input Common Mode<br>Voltage | | 150 | | 1000 | mV | | V <sub>SWING</sub> | Diff. Input Swing Voltage | Peak to peak value (V <sub>IHDIF</sub> - V <sub>ILDIF)</sub> | 300 | | 1450 | mV | | f <sub>INBP</sub> | Input Frequency | PLL Bypass mode | 1 | | 200 | MHz | | f <sub>IN100</sub> | Input Frequency | 100MHz PLL | 60 | 100 | 110 | MHz | | f <sub>IN125</sub> | Input Frequency | 125MHz PLL | 75 | 125 | 137.5 | MHz | | f <sub>IN156</sub> | Input Frequency | 50MHz PLL | 30 | 50 | 65 | MHz | | t <sub>STAB</sub> | Clock stablization | From $V_{\rm DD}$ Power-Up and after input clock stabilization or de-assertion of PD# to 1st clock | | 0.6 | 1.0 | ms | | t <sub>RF</sub> | Diff. Input Slew Rate <sup>2</sup> | Measured differentially | 0.4 | | 8 | V/ns | | I <sub>IN</sub> | Diff. Input Leakage Current | $V_{IN} = V_{DD}, V_{IN} = GND$ | -5 | 0.01 | 5 | uA | | t <sub>DC</sub> | Diff. Input Duty Cycle | Measured differentially | 45 | | 55 | % | | tj <sub>c-c</sub> | Diff. Input Cycle to cycle jitter | Measured differentially | | | 125 | ps | ### Note: - 1. Guaranteed by design and characterization, not 100% tested in production - 2. Slew rate measured through +/-75mV window centered around differential zero - $3. \ The device can be driven by a single-ended clock by driving the true clock and biasing the complement clock input to the V bias, where V bias is (V_{IH}-V_{IL})/2$ ## **HCSL Output Characteristics** Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions | Symbol | Parameters | Condition | Min. | Тур. | Max. | Units | |-------------------|---------------------------------------------------|------------------------------------------|------|------|------|-------| | V <sub>OH</sub> | Output Voltage High <sup>1</sup> | Statistical measurement on single-ended | 660 | 770 | 850 | mV | | V <sub>OL</sub> | Output Voltage Low <sup>1</sup> | signal using oscilloscope math function | -150 | | 150 | mV | | V <sub>OMAX</sub> | Output Voltage Maximum <sup>1</sup> | Measurement on single ended signal using | | 800 | 1150 | mV | | V <sub>OMIN</sub> | Output Voltage Minimum <sup>1</sup> | absolute value | -300 | -15 | | mV | | Voswing | Output Swing Voltage 1,2,3 | Scope averaging off | 300 | 1536 | | mV | | V <sub>OC</sub> | Output Cross Voltage 1,2,4 | | 250 | 430 | 550 | mV | | DV <sub>OC</sub> | V <sub>OC</sub> Magnitude Change <sup>1,2,5</sup> | | | 10 | 140 | mV | #### Note: - 1. At default SMBUS amplitude settings - 2. Guaranteed by design and characterization, not 100% tested in production - 3. Measured from differential waveform - 4. This one is defined as voltage where Q+ = Q- measured on a component test board and only applied to the differential rising edge - 5. The total variation of all Vcross measurements in any particular system. This is a subset of Vcross\_min/max allowed. ## **HCSL Output AC Characteristics** Temperature = T<sub>A</sub>; Supply voltages per normal operation conditions; See test circuits for the load conditions | Symbol | Parameters | Condition | Min. | Тур. | Max. | Units | |---------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------|------|------|------|-------| | $f_{OUT}$ | Output Frequency | | | 100 | | MHz | | BW | PLL bandwidth <sup>1, 8</sup> | -3dB point in High Bandwidth Mode | 2.0 | 2.7 | 4.0 | MHz | | DVV | FLL Dandwidth | -3dB point in Low Bandwidth Mode | 1.0 | 1.4 | 2.0 | MHz | | tj <sub>peak</sub> | PLL Jitter Peaking | Peak pass band gain | | 1.2 | 2 | dB | | ton | Slew rate <sup>1,2,3</sup> | Scope averaging on fast setting | 1.7 | 2.9 | 4.0 | V/ns | | $t_{RF}$ | Siew rate | Scope averaging on slow setting | 1.1 | 2.0 | 3.4 | V/ns | | Dt <sub>RF</sub> | Slew rate matching <sup>1,2,4</sup> | Scope averaging on | | 7 | 20 | % | | t <sub>SKEW</sub> | Output Skew <sup>1,2</sup> | Averaging on, $V_T = 50\%$ | | 43 | 50 | ps | | <b>t</b> | Dronggation dalay | PLL Bypass mode, $V_T = 50\%$ | 3000 | 3600 | 4500 | ps | | t <sub>PDELAY</sub> | Propergation delay | PLL mode, V <sub>T</sub> = 50% | 0 | 90 | 200 | ps | | tj <sub>c-c</sub> | Cycle to cycle jitter <sup>1,2</sup> | | | 14 | 50 | ps | | | | PCIe Gen 1 | 25 | 35 | 86 | ps | | | | PCIe Gen 2 Low Band, 10kHz < f < 1.5MHz | 0.9 | 1.2 | 3.0 | ps | | tj <sub>PHASE</sub> | Integrated phase jitter (RMS) | PCIe Gen 2 High Band, 1.5MHz < f < Nyquist (50MHz) | 1.6 | 2.1 | 3.1 | ps | | GPHASE | 1,5,6 | PCIe Gen 3 (PLL BW of 2-4 or 2-5MHz,<br>CDR =10MHz) | 0.4 | 0.5 | 1.0 | ps | | | | 125MHz, 1.5MHz to 20MHz, -20dB/decade<br>Rollover < 1.5MHz, -40dB/decade rolloff ><br>10MHz <sup>9</sup> | | 1.9 | 2 | ps | ## **HCSL Output AC Characteristics Cont.** | Symbol | Parameters | Condition | Min. | Тур. | Max. | Units | |----------------------|----------------------------------------------------------|---------------------------------------------------------------------------------------------|------|------|------|-------| | | | PCIe Gen 1 | | 0.6 | 5 | ps | | | | PCIe Gen 2 Low Band, 10kHz < f < 1.5MHz | | 0.1 | 0.3 | ps | | | | PCIe Gen 2 High Band, 1.5MHz < f < Nyquist (50MHz) | | 0.05 | 0.1 | ps | | tj <sub>PHASEA</sub> | Additive Integrated phase jitter (RMS) <sup>1,5,10</sup> | PCIe Gen 3 (PLL BW of 2-4 or 2-5MHz,<br>CDR =10MHz) | | 0.05 | 0.1 | ps | | | | PCIe Gen 4 (PLL BW of 2-4 or 2-5MHz,<br>CDR =10MHz) (BW_SEL_TRI=M) | | 0.03 | 0.05 | ps | | | | 125MHz, 1.5MHz to 20MHz, -20dB/decade<br>Rollover < 1.5MHz, -40dB/decade rolloff ><br>10MHz | | 0.15 | 0.3 | ps | | $t_{DC}$ | Duty Cycle <sup>1,2</sup> | Measured differentially, PLL Mode | 45 | 50 | 55 | % | | tj <sub>c-c</sub> | Cycle to cycle jitter <sup>1,2</sup> | PLL bypass mode, additive jitter | | 0.1 | 5 | ps | | $t_{\rm DCD}$ | Duty Cycle Distortion <sup>1,7</sup> | Measured differentially, PLL Bypass Mode at 100MHz | -1 | 0 | 1 | % | | t <sub>STARTUP</sub> | Start up time | | | | 10 | ms | | t <sub>LOCK</sub> | PLL lock time | | | | 20 | ms | ### Note: - 1. Guaranteed by design and characterization, not 100% tested in production - 2. Measured from differential waveform - $3. \ Slew\ rate\ is\ measured\ through\ the\ Vswing\ voltage\ range\ centered\ around\ differential\ 0V,\ within\ +/-150mV\ window$ - 4. Slew rate matching applies to rising edge rate for Q+ and falling edge rate for Q-. It is measured using a +/-75mV window centered on the average cross point - 5. See http://www.pcisig.com for complete specs - 6. Sample size of at least 100k cycles. This can be extrapolated to 108ps pk-pk @ 1M cycles for a BER of $10^{-12}\,$ - 7. Duty cycle distortion is the difference in duty cycle between the out and input clock when te device is operated in the PLL bypass mode - 8. The Min and Max values of each BW setting track each other, low BW max will never occur with high BW min - 9. Applies to all differential outputs - 10. For additive jitter RMS value is calculated by the following equation = SQRT [(total jitter)\*2 (input jitter)\*2] ### **SMBus Serial Data Interface** PI6CB18601 is a slave only device that supports block read and block write protocol using a single 7-bit address and read/write bit as shown below. Read and write block transfers can be stopped after any complete byte transfer. ### **Address Assignment** | | A6 | A5 | A4 | A3 | A2 | A1 | A0 | R/W | |---|----|----|----|----|--------------|-------------------|------|-----| | ſ | 1 | 1 | 0 | 1 | See SBMus Ad | dress Selection t | able | 1/0 | Note: SMBus address is latched on SADR pin ### **How to Write** | 1 bit | 7 bits | 1 bit | 1 bit | 8 bits | 1 bit | 8 bits | 1 bit | 8 bits | 1 bit | 8 bits | 1 bit | 1 bit | |-----------|--------|-------|-------|-------------------------------------|-------|------------------------|-------|-------------------------|-------|--------------------------|-------|----------| | Start bit | Add. | W(0) | Ack | Beginning<br>Byte loca-<br>tion = N | Ack | Data Byte<br>count = X | Ack | Beginning Data Byte (N) | Ack | <br>Data Byte<br>(N+X-1) | Ack | Stop bit | #### **How to Read** | 1 bit | 7 bits | 1 bit | 1 bit | 8 bits | 1 bit | 1 bit | 7 bits | 1 bit | 1 bit | 8 bits | 1 bit | 8 bits | 1 bit | |-----------|---------|-------|-------|-------------------------------------|-------|---------------------|---------|-------|-------|------------------------|-------|-------------------------|-------| | Start bit | Address | W(0) | Ack | Beginning<br>Byte loca-<br>tion = N | Ack | Repeat<br>Start bit | Address | R(1) | Ack | Data Byte<br>count = X | Ack | Beginning Data Byte (N) | Ack | | 8 bits | 1 bit | 1 bit | |-------------|-------|----------| | Data Byte | NAck | Stop bit | | <br>(N+X-1) | INACK | Stop bit | # Byte 0: Output Enable Register <sup>1</sup> | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | |-----|------------------|------------------|------|-----------------------|---------|---------| | 7 | Q5_OE | Q5 output enable | RW | 1 | Low/Low | Enabled | | 6 | Q4_OE | Q4 output enable | RW | 1 | Low/Low | Enabled | | 5 | Reserved | | | 1 | | | | 4 | Q3_OE | Q3 output enable | RW | 1 | Low/Low | Enabled | | 3 | Q2_OE | Q2 output enable | RW | 1 | Low/Low | Enabled | | 2 | Q1_OE | Q1 output enable | RW | 1 | Low/Low | Enabled | | 1 | Reserved | | | 1 | | | | 0 | Q0_OE | Q0 output enable | RW | 1 | Low/Low | Enabled | #### Note: 1. A low on these bits will override the OE# pins and force the differential outputs to Low/Low states ## Byte 1: PLL Pperating Mode and Output Amplitude Control Register | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | |-----|------------------|-------------------------------|-----------------|-----------------------|--------------------------------------|--------------------------------------| | 7 | PLLMODERB1 | PLL Mode Readback Bit1 | R | Latch | C. DII On and | : M. J. T.L. | | 6 | PLLMODERB0 | PLL Mode Readback Bit0 | R | Latch | See PLL Operat | ing Mode Table | | 5 | PLLMODE_SWCTR | Enable SW control of PLL Mode | RW | 0 | Values in<br>B1[7:6] set PLL<br>Mode | Values in<br>B1[4:3] set PLL<br>Mode | | 4 | PLLMODE1 | PLL Mode control Bit1 | RW <sup>1</sup> | 0 | Coo DI I Omorrot | ina Mada Tabla | | 3 | PLLMODE0 | PLL Mode control Bit0 | RW <sup>1</sup> | 0 | See PLL Operat | ing Mode Table | | 2 | Reserved | | | 1 | | | | 1 | Amplitude1 | Control output applitudo | RW | 1 | '00' = 0.6V, '01' = | = 0.7V, '10' = | | 0 | Amplitude0 | Control output applitude | RW | 0 | 0.8V, '11' = 0.9V | | 11 ### Note: 1. B1[5] must be set to a 1 for these bits to have any effect on the part ## Byte 2: Differential Output Slew Rate Control Register | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | |-----|------------------|-------------------------|------|-----------------------|--------------|--------------| | 7 | SLEWRATECTR_Q5 | Control slew rate of Q5 | RW | 1 | Slow setting | Fast setting | | 6 | SLEWRATECTR_Q4 | Control slew rate of Q4 | RW | 1 | Slow setting | Fast setting | | 5 | Reserved | | | 1 | | | | 4 | SLEWRATECTR_Q3 | Control slew rate of Q3 | RW | 1 | Slow setting | Fast setting | | 3 | SLEWRATECTR_Q2 | Control slew rate of Q2 | RW | 1 | Slow setting | Fast setting | | 2 | SLEWRATECTR_Q1 | Control slew rate of Q1 | RW | 1 | Slow setting | Fast setting | | 1 | Reserved | | | 1 | | | | 0 | SLEWRATECTR_Q0 | Control slew rate of Q0 | RW | 1 | Slow setting | Fast setting | # **Byte 3: Frequency Select Control Register** | Bit | <b>Control Function</b> | Description | Туре | Power Up<br>Condition | 0 | 1 | |------------------------------------------------------|-------------------------|-------------------------------------|-----------------|-----------------------|-----------------------------------|----------------------------------| | 7 | Reserved | | | 1 | | | | 6 | Reserved | | | 1 | | | | 5 | FREQ_SEL_EN | Enable SW selection of frequency | RW | 0 | SW Freq.<br>selection<br>disabled | SW Freq.<br>selection<br>enabled | | 4 | FSEL1 | Freq. Select Bit 1 | RW <sup>1</sup> | 0 | | | | 3 FSEL0 | | Freq. Select Bit 0 | RW <sup>1</sup> | 0 | See Frequency Select Table | | | 2 | Reserved | | | 1 | | | | 1 | Reserved | | | 1 | | | | 0 SLEWRATESEL FB Adjust Slew Rate of Feedback signal | | Adjust Slew Rate of Feedback signal | RW | 1 | 2.0V/ns | 3.0V/ns | #### Note: 1. B1[5] must be set to a 1 for these bits to have any effect on the part ## **Byte 4: Reserved** | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | |-----|------------------|-------------|------|-----------------------|---|---| | 7:0 | Reserved | | | 1 | | | ## Byte 5: Revision and Vendor ID Register | Bit | Control Function | Description | Type | Power Up<br>Condition | 0 1 | | |-----|------------------|-------------|------|-----------------------|----------------|--| | 7 | RID3 | | R | 0 | | | | 6 | RID2 | n · · · ID | R | 0 | 0000 | | | 5 | RID1 | Revision ID | R | 0 | rev = 0000 | | | 4 | RID0 | | R | 0 | | | | 3 | PVID3 | | R | 0 | | | | 2 | PVID3 | Van lan ID | R | 0 | D-vi 0011 | | | 1 | PVID3 | Vendor ID | R | 1 | Pericom = 0011 | | | 0 | PVID3 | | R | 1 | | | # **Byte 6: Device Type/Device ID Register** | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | |-----|------------------|-------------|------|-----------------------|-------------------|-----------| | 7 | DTYPE1 | Desire town | R | 0 | '00' = CG, '01' = | ZDB, | | 6 | DTYPE0 | Device type | R | 1 | '10' = Reserve, ' | 11' = ZDB | | 5 | DID5 | | R | 0 | | | | 4 | DID4 | | R | 0 | | | | 3 | DID3 | Device ID | R | 1 | 001000 binary, | 00Uov | | 2 | DID2 | Device ID | R | 0 | outour billary, | оопех | | 1 | DID1 | | R | 0 | | | | 0 | DID0 | | R | 0 | | | ## **Byte 7: Byte Count Register** | Bit | Control Function | Description | Туре | Power Up<br>Condition | 0 | 1 | |-----|------------------|------------------------|------|-----------------------|------------------|-------------------| | 7 | Reserved | | | 0 | | | | 6 | Reserved | | | 0 | | | | 5 | Reserved | | | 0 | | | | 4 | BC4 | | RW | 0 | | | | 3 | BC3 | | RW | 1 | Writing to this | register will | | 2 | BC2 | Byte count programming | RW | 0 | _ | many bytes will | | 1 | BC1 | | RW | 0 | be read back, de | efault is 8 bytes | | 0 | BC0 | | RW | 0 | | | Figure 1. Low Power HCSL Test Circuit Figure 2. Differential Output driving LVDS # **Alternate Differential Output Terminations** | Component | Receiver with termination | Receiver without termination | Unit | |------------------|---------------------------|------------------------------|------| | $R_{1a}, R_{1b}$ | 10,000 | 140 | Ω | | $R_{2a}, R_{2b}$ | 5,600 | 75 | Ω | | C <sub>C</sub> | 0.1 | 0.1 | μF | | V <sub>CM</sub> | 1.2 | 1.2 | V | Figure 3. Power Supply Filter ## Packaging Mechanical: 40-Pin TQFN (ZLA) ### For latest package info. $please\ check: http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-mechanicals-and-thermal-characteristics/pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-packaging-pericom-$ ## Ordering Information<sup>(1-3)</sup> | Ordering Code | Package Code | Package Description | Operating Temperature | | |------------------|--------------|------------------------------------------------|-----------------------|--| | PI6CB18601ZLAIEX | ZLA | 40-Contact, Very Thin Quad Flat No-Lead (TQFN) | Industrial | | ### Notes: - · Thermal characteristics can be found on the company web site at www.diodes.com/design/support/packaging/ - E = Pb-free and Green - X suffix = Tape/Reel #### IMPORTANT NOTICE DIODES INCORPORATED MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION). Diodes Incorporated and its subsidiaries reserve the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. Diodes Incorporated does not assume any liability arising out of the application or use of this document or any product described herein; neither does Diodes Incorporated convey any license under its patent or trademark rights, nor the rights of others. Any Customer or user of this document or products described herein in such applications shall assume all risks of such use and will agree to hold Diodes Incorporated and all the companies whose products are represented on Diodes Incorporated website, harmless against all damages. Diodes Incorporated does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel. Should Customers purchase or use Diodes Incorporated products for any unintended or unauthorized application, Customers shall indemnify and hold Diodes Incorporated and its representatives harmless against all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized application. Products described herein may be covered by one or more United States, international or foreign patents pending. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes Incorporated. #### LIFE SUPPORT Diodes Incorporated products are specifically not authorized for use as critical components in life support devices or systems without the express written approval of the Chief Executive Officer of Diodes Incorporated. As used herein: - A. Life support devices or systems are devices or systems which: - 1. are intended to implant into the body, or - 2. support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in significant injury to the user. - B. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or to affect its safety or effectiveness. Customers represent that they have all necessary expertise in the safety and regulatory ramifications of their life support devices or systems, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of Diodes Incorporated products in such safety-critical, life support devices or systems, notwithstanding any devices- or systems-related information or support that may be provided by Diodes Incorporated. Further, Customers must fully indemnify Diodes Incorporated and its representatives against any damages arising out of the use of Diodes Incorporated products in such safety-critical, life support devices or systems. Copyright © 2016, Diodes Incorporated www.diodes.com